## 5-bit subtractor

Inputs are A(5-bit) and B(5-bit), the outputs are Result(5-bit) and Overflow(1-bit).

## Raise your hand after each part is completely finished.

- Implement the design with structural Verilog (only logic gates)
  - You have to write at 3 modules. The main module is \_5\_bit\_subtractor. For submodules:
    - \_1\_bit\_FA
    - \_1\_bit\_HA
  - Running your designs (\_1\_bit\_FA & \_5\_bit\_subtractor) on the simulator take a screenshots (add your project folder).

**Total Time: 40min**